

# Analysis of the Current State of the Elements of Ternary Logic

Larysa Martynovych, Yurii Gunchenko, Yurii Shugailo, Natalia Maslii, Dmytro Slutskyi, Kostiantyn Smirnov and Oksana Zui

EasyChair preprints are intended for rapid dissemination of research results and are integrated with the rest of EasyChair.

February 25, 2021

### Analysis of the current state of the elements of ternary logic

Larysa Martynovych<sup>*a*</sup>, Yurii Gunchenko<sup>*a*</sup>, Yurii Shugailo<sup>*a*</sup>, Natalia Maslii<sup>*b*</sup>, Dmytro Slutskyi<sup>*c*</sup>, Kostiantyn Smirnov<sup>*a*</sup>, Oksana Zui<sup>*a*</sup>

- <sup>a</sup> I.I.Mechnykov Odesa National University, Dvoryanska str, 2, Odesa, 65082, Ukraine
- <sup>b</sup> Odessa I.I. Mechnikov National University, Institute of Market Problems and Economic & Ecological
- Research of the National Academy of Sciences of Ukraine, Dvoryanska str, 2, Odesa, 65082, Ukraine
- <sup>c</sup> Odesa National Maritime University. Mechnikova str, 34 Odesa, 6500, Ukraine

#### Abstract

The history and prospects of development the methods of construction of ternary elements and computer systems on their basis are considered. A comparative analysis of the advantages and disadvantages of such methods of constructing ternary elements as threshold elements of ternary logic based on magnetic elements, ternary elements based on  $\lambda$ -transistor, CMOS transistor and CMOS-C transistors, on binary logic, mathematical models of ternary elements based on neurons, threshold element on bipolar transistors according to the main criteria, such as: speed, power consumption, complexity of the structure, the possibility of integrated implementation was made. The future directions of work and expediency of development of subjects of construction of ternary elements and systems on their basis are outlined.

#### Keywords 1

Ternary logic, threshold element, multivalued logic, methods of construction of ternary elements

#### 1. Introduction

Today, computer technology is evolving at a tremendous rate like never before. They are all based on binary logic, which is a natural consequence of the physical characteristics of semiconductors. One and zero - is currently the basis of all computational processes in computers and other "smart" devices. As the size of the transistors further decreases, the technological process of production and control becomes more complicated [1]. Every 24 months, the number of transistors in the CPU chip doubles this trend is known as "Moore's Law", and it cannot last forever: the scale of elements and connections can be measured in nanometers, and very soon developers will face a number of technical difficulties. We can assume that the technology of integrated circuits due to large investments and many years of effort has been brought to perfection. A breakthrough in this area is possible only with the emergence of radically new ideas that carry promising prospects [2]. Intel has concluded that one of the possible ways to solve the problem may be to move from binary to more significant systems, including ternary [3].

Ternary logic - logic that uses three meanings of truth: "truth", "untruth", "I do not know". It was proposed by Jan Lukasevich in 1920 [4]. As a rule, the signs "-" and "+" are used to determine the states "false" and "true", the third state corresponds to the value "0", it means a symmetrical number system

ORCID: 0000-0001-7351-1467 (Å. 1); 0000-0003-4423-8267 (Å. 2); 0000-0003-2144-0930 (Å. 3); 0000-0002-3472-5646 (Å. 4); 0000-0003-3734-9460 (Å. 5); 0000-0001-6813-0109 (Å. 6); 0000-0001-9520-4441 (Å. 7).



Use permitted under Creative Commons License Attribution 4.0 International (CC BY 4.0).

IntellTSIS'2021: 2nd International Workshop on Intelligent Information Technologies and Systems of Information Security, March 24–26, 2021, Khmelnytskyi, Ukraine

EMAIL: larysa.yaroslavna@gmail.com (A. 1); gunchenko@onu.edu.ua (A. 2); y.shugailo@gmail.com (A. 3); masliy.natalia@gmail.com (A. 4); gunchenko@onu.edu.ua (A. 5); oks.zuj@gmail.com (A. 6); oks.zuj@gmail.com (A. 7).

CEUR Workshop Proceedings (CEUR-WS.org)

is used. It is more understandable and closer to human understanding, but also the following sets are very popular:  $\{0,1,2\}$ ,  $\{-1,0,1\}$ ,  $\{0,\frac{1}{2},1\}$ ,  $\{N, Z, P\}$ .

Based on ternary logic, you can build ternary technology and ternary computing systems. The analysis of the constructed ternary elements and prospects of their development is actual. It is necessary to analyze the current state of different ways of implementing ternary elements, which of them were implemented and how, that's what this article is devoted.

#### 2. History of ternary computers

Theseus Logic proposes to use "extended binary" (actually - Ternary ) logic, where in addition to the usual values of "true" and "false" there is a separate signal "NULL", which is used for self-synchronization of processes [5]. Several other research groups are working in the same direction.

Back in 1958, the first ternary computing machine "Setun" was built. It was relatively small for computers of that generation and covered an area of  $25-30 \text{ m}^2$ . Due to its sophisticated architecture, it was able to perform 2000-4500 operations per second, had a memory of 162 nine-titrate cells and a storage device on a magnetic drum with a capacity of 36-72 pages of 54 cells each [6]. In many parameters, such as clock speed, range of processed numbers and performance, it is ahead of its binary counterparts.

After "Setun" there were several experimental projects carried out by enthusiasts (such as the American Ternac and TCA2) [7], but these were either very imperfect machines, far from binary analogues, or software emulations on binary "iron". To date, ternary logic has not yet become widespread. The main reason for this is that the use of ternary elements in computers does not yet give any significant advantages over binary: binary elements are mass production; they are simpler and cheaper in cost. Even if a ternary computer, inexpensive and similar in features to a binary computer, were to be built now, it would have to be fully compatible with it.

Let's consider some examples of ternary elements on the basis of which it is possible to implement devices of ternary computer systems.

#### 3. Element base of ternary systems

#### 3.1. Threshold element with electromagnetic principle of operation

Known threshold elements of ternary logic on magnetic elements (TETLM), on which computers "Setun" were built [8, 12]. A characteristic feature of TETLM is the representation of ternary values - 1, 0, +1 discrete fixed currents  $-I_f$ , 0,  $+I_f$ , execution of threshold functions of ternary logic by algebraic addition of currents (amperes) in the input circuits of elements, the ability to divide ternary values into their two-digit components and make them from these components. TETLM are made based on electromagnetic technology on magnetic cores [9, 11].

Setun's ferrite memory differed from binary computers in that each memory cell could store one of three different values. Memory was a matrix of ferrite rings. On each ring there were three windings (Fig. 1). This allowed us to write one of the values 0, 1, -1. Access to the matrix is serial, which significantly reduced the speed of reading / writing trit.

Disadvantages of the threshold element of ternary logic on magnetic elements - built on outdated technologies on magnetic cores, as a result of which it has low speed and cannot be implemented by means of modern integrated semiconductor technologies.



Figure 1: Ferrite diode logic elements

#### 3.2. Ternary elements on CMOS transistors

There have also been attempts to create ternary logic elements on a traditional element base. But the proposed schemes were unattractive, as they consumed energy in static mode. Some sources [13] suggest using a lambda transistor ( $\lambda$ -transistor) to build ternary logic elements (Fig. 2). It is built either on field-effect JFET transistors or on field-effect transistors with a built-in channel. However, the  $\lambda$ -transistor is not able to solve the problem of power consumption by the logic element, as at zero voltage on the base (logic 0), the transistor conducts a significant current.



Figure 2: Scheme of NLT  $\lambda$ -transistor

Some developers have managed to improve the energy-dynamic characteristics of CMOS circuits - their circuits were able to work in a symmetrical ternary system. The ternary element "NO" on CMOS transistors can have a simple implementation as in Fig. 3. But this circuit has a drawback - when the third signal is generated, both transistors must be turned on, this leads to high power consumption. To reduce consumption, it is necessary to complicate the scheme.



Figure 3: Ternary element "NO" on CMOS transistors

Fig. 4 shows a circuit of a ternary disjunctor on MOSFETs [10, 14]. The introduction of MOS transistors 8 and 9 with a built-in n-type channel, as well as new structural connections allows you to implement a transistor disjunctor based on ternary logic.

A ternary disjunctor on MOS transistors has two output buses, two n-type induced transistors and two more p-type induced transistors, a resistor, a common positive power bus, a negative power bus, and an output bus.

Disadvantages of these circuits: a large number of transistors in the logic element, complexity, and the use of transistors with high threshold values (created technological difficulties in the manufacture of integrated circuits based on such elements, reduced performance and increased power consumption in dynamic mode).



Figure 4: Ternary disjunctor on MOSFETs

The ternary signal is transmitted by one wire. To encode a logical zero, zero voltage relative to the common point ("ground") is used, to encode a logical "-1" - a negative voltage, and for a logical "+1" - a positive voltage. Thus, a symmetrical power supply with three outputs is required to power ternary logic elements.

This ternary basic element on CMOS transistors, in terms of energy-dynamic characteristics and degree of integration, surpasses existing analogues and can be implemented based on standard CMOS technology. However, ternary logic elements based on CMOS-element base are about three times inferior in integration and energy dynamics to binary analogues.

A ternary inverter [14] was also implemented on CMOS transistors, its circuit is shown in Fig.5.



Figure 5: Scheme of ternary inverter on CMOS transistors

The values of the ternary code "-1" and "+1" correspond to the negative and positive voltages of the bipolar power supply bus, and the values of "0" corresponds to the "ground". The input of the ternary inverter is the input of the control circuit.

The control circuit generates signals for switching the output of the element with the buses of the power supply according to the logical inversion function. With a given logic state at the input, the keys are closed so that the output voltage corresponds to the required value of the ternary code.

By reducing the magnitude of static currents to the values of the leakage currents of the MOS transistors is a decrease in static power consumption in the circuit of the ternary CMOS inverter.

#### **3.3.** Ternary elements on CMOS-C transistors

Along with CMOS transistors, there have also been attempts to use CMOS-C transistors. Fig. 6 shows a diagram of the ternary element "OR-NO".



Figure 6: Ternary element "OR-NO" based on CMOS-C transistors

Due to the introduction of two additional capacitors in the electrical circuit, the first is connected to the drain of the second n-MOS transistor and the output bus, the second to the drain of the second p-MOS transistor is connected to the drain of the first p-MOS transistor.

When the low potential of the corresponding state of the logic "-1" to the first input and the second input of the n-MOS transistors 6, 7 are closed, and p-MOS transistors 8, 9 are opened, while the drain of the second p-MOS transistor 10 is a positive the potential (+ Vdd) of the power bus, which through the capacitance of the first capacitor enters the output of circuit 3 and the input of the next logic element, for example, a similar logic element, the gate capacitances of n and p-MOS transistors which form the capacitive load of the logic element.

When applying a high potential corresponding to the state of logic "1", the first and second inputs of the p-MOS transistors 8, 9 are closed, and n-MOS transistors 6, 7 are opened, while on its drain n-MOS transistor 7 is low the potential of the common bus, which through the capacitance of the second capacitor enters the input of the next logic element, which forms a capacitive load.

The gates of the MOS transistors are connected to the input bus. On the surface of the drains and sources of the n-MOS and p-MOS transistors are the corresponding drain electrodes, and the source electrode of the n-MOS transistor is connected to a common bus, and the source electrode of the p-MOS transistor is connected to the power bus.

This circuit does not allow more than two logic signal levels (1 bit of information). It should be noted that in this scheme, the drain areas and MOSFET capacitors are functionally integrated.

#### 3.4. Ternary elements on binary logic

When solving applied problems, an approach is known in which models of ternary devices based on elements of binary logic are used [15]. This method consists in encoding the values of tritium with two bits. For example, a ternary trigger. The basis of the classical binary trigger is a logic circuit consisting of two logical elements of the OR-NO type (Fig. 7.a), which are connected by inverse logical connections. Let us now consider a logical scheme consisting of three logical elements of the OR-NO type (Fig. 7. b).

All logical elements OR-NOT are connected to the neighboring logical elements by means of feedback logical connections, from here 3 logical states follow. Ternary triggers built on binary elements have 2 or 3 logic inputs.



Figure 7: Triggers on binary elements OR-NO: a) binary trigger; b) ternary trigger

Dual channel triggers are more popular. They have several advantages:

1. Ternary trigger, implemented on the basis of existing binary logic elements.

- 2. Easy integration with binary devices.
- 3. Economical implementation: 1 ternary digit consists of 2 binary digits.

To simplify the feedback, use 3 channels, each of which provides 1 logical state. For example, the first channel is logical 1, the second is logical 0, and the third channel is logical -1. Such a circuit may consist of fewer logical binary elements, but it integrates less with existing binary elements and devices built on a 3-channel circuit will have 1.5 times more outputs than when using a 2-channel circuit. The

disadvantage of this implementation is the redundancy. To encode 3 states requires 2 elements that can form 4 states. The fourth state is superfluous, but it will be formed.

#### 3.5. Threshold element on bipolar transistors

In addition to potential elements in ternary logic, there are current systems. It is known to implement a ternary logic element on bipolar complementary unsaturated transistors - a threshold element of ternary logic (TETL) [11]. The element is implemented on the basis of a binary ECL-element, the circuit of which is supplemented by its replica on complementary transistors. TETL (Fig. 8) consists of a block of emitter repeaters (BER) and connected to its outputs m blocks of current switches (CS.1... CS.m). BER is implemented on two repeaters, respectively on n-p-n and p-n-p transistors. The first repeater is connected between the common bus and the power bus "-E", the second - between the power bus "+ E" and the common bus. Each CS unit contains 2 current switches. Fixed currents  $I_f$  are formed by two current sources connected to the power buses "+ E" and "-E".





The input X of the TETL receives n discrete ternary signals. The transformation is performed using the function  $\text{tersgn}(n_{+1}, n_{-1}, n_0)$ :

$$tersgn(n_{+1}, n_{-1}, n_0) = \begin{cases} +1, & if (n_{+1} - n_{-1}) > 0\\ 0, & if (n_{+1} - n_{-1}) = 0\\ -1, & if (n_{+1} - n_{-1}) < 0 \end{cases}$$

where  $n_{+1}$  - the number of signals whose current values are +1,

 $n_{-1}$  - the number of signals whose current values are -1,

 $n_0$  is the number of signals whose current values are 0.

The ternary function  $tersgn(n_{+1}, n_{-1}, n_0)$  is represented at the outputs of the element by two pairs of its two-valued components - two-bit binary values [+ R, -R] and [+ L, -L]. The correspondence of the values of the components to the values of the function tersgn  $(n_{+1}, n_{-1}, n_0)$  is shown in table. 1 [8, 9].

The connection of the outputs of the element with each other and with the outputs of other elements and the transformation tersgn  $(n_{+1}, n_{-1}, n_0)$  provides a set of means by which you can perform on the proposed threshold elements of ternary logic different logic functions.

| Table of function $tersgn(n_{+1}, n_{-1}, n_0)$ values |    |     |    |     |  |  |  |  |
|--------------------------------------------------------|----|-----|----|-----|--|--|--|--|
| $tersgn(n_{+1}, n_{-1}, n_0)$                          | +R | — R | +L | – L |  |  |  |  |
| +                                                      | +  | 0   | 0  | -   |  |  |  |  |
| 0                                                      | 0  | 0   | +  | -   |  |  |  |  |
| _                                                      | 0  | _   | -  | 0   |  |  |  |  |

**Table 1** Table of function  $tersgn(n_{\pm 1}, n_{-1}, n_0)$  values

The disadvantage of TETL is that a small number of thresholds is determined, as a result of which the levels "++" = "0+" and "--" = "0-" do not differ.

However, circuit and structural solutions used in them and tested in practice, can be used in modern digital technology. They are based on a number of ternary elements, such as conjunctors, disjunctors, decoders and triggers [8]. Examples of such devices are shown in Fig. 9



**Figure 9:** Elements implemented on the TETL: a) Device for forming constants; b) Repeater and cyclic inverter of the input variable; c) two-input circuit "OR"

Also, other elements were implemented on the threshold elements, such as an adder [10], and attempts were made to take a systematic approach to the construction of standard elements, for which a node of ternary circuitry, consisting of 3 TETL, was proposed. It can be used to build elements such as triggers. The nodes of this element consist of a TETL and for them everything related to the TETL is valid: the inputs algebraically sum up the Ternary values; nodes can have more than one group of outputs. The implementation of these structures is quite complex and contains many elements.

## **3.6.** Mathematical models of two-threshold neurons for the construction of ternary elements

In addition to the physical implementation of ternary elements, there are systems that use their mathematical model. For example, neural networks on linear and two-threshold neurons that function as a threshold element of ternary logic. There are known examples of construction of such neural networks that implement the elements of minimum, maximum, and ternary inversion [16-18]. Computational intelligence methods combine into hybrid systems various components of intelligent technologies - fuzzy logic, neural networks, genetic algorithms. Hybrid systems, such as fuzzy neural networks with genetic tuning, demonstrate the mutual reinforcement of advantages and disadvantages of individual methods. Today, there are mostly neuro-fuzzy hybrid systems. However, the number of fuzzy genetic, neuro-genetic, and neuro-fuzzy genetic systems is increasing. Schemes of some of them contain not only classical neurons, but also I, OR neurons. In general, the main task of combining systems of perception and logical processing at the level of structure should be manifested in the fact that there are schemes that work with numbers (perception) and discrete signals of truth (logic). One of the properties of such logic-oriented hybrid neural networks is their ability to perform complex

operations with a simple structure. This, in turn, reduces the number of relationships between elements, which allows you to increase the speed of logical operations. In addition, theoretical research on threelevel technology is conducted. It is expected that their results will find their original practical application. Ternary elements of minimum, maximum and inversion in the form of a neural network with linear and two-threshold neurons have been developed. The goal is to increase the efficiency of neural network design. Three neural networks with linear and two-threshold neurons are proposed. The first functions as an element of the ternary maximum, the second as an element of the ternary minimum, and the third as an element of the ternary inversion. The advantages of such solutions are the ability using two-threshold neurons to build neural networks that implement the operations of ternary logic as a separate element [19]. It will also allow to expand the scope of neural networks, to optimize the solution of so-called ternary problems - such as RGB-image processing, three-coordinate problems, etc. It will also combine computer technology with intelligent technology. The disadvantage of this solution can be considered the construction of the actual neural networks on the basis of common binary computers, rather than the construction of the systems themselves, that is, in essence, it is an emulation of ternary elements on a binary basis.

#### 4. Comparison of methods for constructing ternary elements

Having considered in detail the presented methods of implementation of ternary elements, we can compare their main disadvantages and advantages [20].

Thus, the threshold elements of ternary logic on magnetic elements have serial access, as a result - low speed, memory cells can store one of three states - 0, -1, +1, by means of modern semiconductor technologies cannot be implemented.

Ternary elements based on the  $\lambda$ -transistor have high power consumption even in static mode.

Ternary elements on CMOS transistors have a very complex structure, many transistors and low speed.

The use of CMOS-C transistors leads to the fact that some elements (eg, inverter) allow to have only 2 logic states.

Ternary elements built on binary logic have simple integration with binary counterparts, but a lot of feedback connections and redundancy.

The threshold element on bipolar transistors provides reliable signal generation, but has insufficient thresholds to distinguish some signal levels (eg ++ and 0+).

Mathematical models of ternary elements provide high speed, but do not have their own physical implementation, because neural networks are built on binary elements.

Summarizing all the above, we obtain a comparison table (table 2).

| Comparison of methods for constructing ternary elements |                            |                           |                          |                       |                           |                        |
|---------------------------------------------------------|----------------------------|---------------------------|--------------------------|-----------------------|---------------------------|------------------------|
| Method of<br>constructing<br>ternary elements<br>/      | on<br>magnetic<br>elements | based on λ-<br>transistor | on CMOS-C<br>transistors | on<br>binary<br>logic | on bipolar<br>transistors | based<br>on<br>neurons |
| Parameters                                              |                            |                           |                          |                       |                           |                        |
| Possibility of<br>integrated<br>implementation          | -                          | +                         | +                        | +                     | +                         |                        |
| potential (p) or<br>current (c)                         | С                          | р                         | р                        | р                     | С                         |                        |
| speed                                                   | low                        | low                       | low                      | high                  | high                      | high                   |
| power<br>consumption                                    | big                        | big                       | big                      | average               | average                   | average                |

#### Table 2

| complexity                                  | complex | complex | very<br>complex | very<br>complex | simple |    |
|---------------------------------------------|---------|---------|-----------------|-----------------|--------|----|
| the presence of<br>a systematic<br>approach | no      | no      | no              | no              | no     | no |

All the considered methods of implementation of ternary elements have a number of significant disadvantages, in addition, they are incompatible with existing binary systems.

#### 5. Conclusions

The analysis of the construction of multivalued logic and its elemental base allowed us to draw the following conclusions. All considered examples of realization of ternary elements have rather sufficient lacks:

• threshold elements on magnetic cores use outdated technology, and cannot be implemented with the help of modern integrated technologies;

- the threshold element on bipolar transistors determines a small number of thresholds, as a result it does not distinguish some levels;
- devices on CMOS transistors do not have a standard approach to the implementation of ternary logic;
- elements on binary logic have a rather complex structure and cannot implement a ternary system at the required level;
- implementing ternary elements using a mathematical neural network model is essentially emulating ternary elements on binary computers.

Thus, all these solutions either do not allow the full implementation of ternary logic, or do not have a common approach to its implementation or complicate the implementation of ternary devices and their structure. Therefore, the key topical issue is the development of a standard approach and methods for the synthesis of ternary elements.

One of the obstacles hindering the development of ternary technology is the lack of element base and a common approach to the implementation of components and elements of non-binary computers. Implementing ternary devices based on threshold logic is a way to create ternary devices that can compete with binary devices in terms of equipment.

A topical scientific and practical task is to create a general approach to the implementation of ternary nodes and methods of synthesis of ternary logical and arithmetic elements, as there are still no standards in the development and implementation of ternary elements and a united methodological approach. To build ternary computing and intelligent systems, it is necessary, first of all, to develop the principles of a systematic approach to the synthesis of ternary elements and software for their interaction with each other and with existing modern devices.

Therefore, in further research it is expedient to consider methods of construction and synthesis of nodes of ternary computer systems, their optimization, and development of principles of mathematical modeling and software of such systems and their elements.

#### 6. References

- [1] Béziau J.-Y. 1997 What is many-valued logic ? Proceedings of the 27th International Symposium on Multiple-Valued Logic, IEEE Computer Society, Los Alamitos, pp. 117–121.
- [2] Malinowski, Gregorz, 2001, Many-Valued Logics, in Goble, Lou, ed., The Blackwell Guide to Philosophical Logic. Blackwell.
- [3] D. Michael Miller; Mitchell A. Thornton (2008). Multiple valued logic: concepts and representations. Synthesis lectures on digital circuits and systems 12. Morgan & Claypool Publishers. ISBN 9781598291902.

- [4] Multivalued logic // Philosophical encyclopedic dictionary / V.I. Shinkaruk (editor in chief) and others. - Kyiv: Hryhoriy Skovoroda Institute of Philosophy of the National Academy of Sciences of Ukraine: Abris, 2002. — 742 p. — ISBN 966-531-128-X.
- [5] M. Ahmad, RISC-V Processor Designs Emerge, 2021, URL: <u>https://www.eetimes.com/risc-v-processor-designs-emerge/</u>
- [6] Brusentsov N.P. Threshold implementation of three-digit logic by electromagnetic means. // Computing and cybernetics. Issue 9. Moscow: Moscow Publishing House. univ, 1972. P.3-35.
- [7] Pat. 2394366 Russia, MIIK (2006.01) H03K19/00. Threshold element of ternary logic and elements based on it. Print. 10.07.2010.
- [8] Maslov S.P., Vladimirova Y.S., Ramil Alvarez H., Brusentsov N.P. Digital ternary machines at Moscow State University (Oral): First All-Russian Scientific and Practical Conference "Post-Silicon Computing", Pereslavl-Zalessky, 2014
- [9] RU № 2278469 C1 Maslov S.P. Threshold element of ternary logic and devices based on it. Patent: print 28.05.2009.
- [10] RU 2645279 C1 Russia. The device of ternary addition and subtraction Maslov S.P.: № 2017109439 Print: 19.02.2018
- [11] Maslov S.P. About one possibility of realization of ternary digital devices. Software systems and tools. Thematic collection № 12. M .; Publishing house of the faculty of VMiK MSU, 2011, P.222-227.
- [12] S. Gottwald, A Treatise on Many-Valued Logics. Studies in Logic and Computation, vol. 9, Research Studies Press: Baldock, Hertfordshire, England, 2001.
- [13] Pat. 19832101 Germany. Realisierung Ternärer Grundschaltungen in CMOS Technologie (Реализация троичных базовых схем в КМОП-технологии), Josef von Stackelberg. Заявл. 17.07.1998, print. 27.01.2000.
- [14] Pat. 2005080257 Japan. CMOS driver circuit as well as CMOS inverter / Hideki Fukuda. 04.09.2003, print. 24.03.2005.
- [15] Kushnerov A., Trinity digital technology. Retrospective and modernity. The university Ben-Gurion Beersheba, Israel, 28.10.05
- [16] 33476 The ternary element of the minimum Patent MIIK H03K 19/20 (2006.01) 25.06.2008, bul. № 12
- [17] 34465 The ternary element of the maximum Patent MIIK H03K 19/20 (2006.01) 11.08.2008, bul. № 15
- [18] 35963 Logical element of ternary inversion Patent MIIK H03K 19/20 (2006.01) 10.10.2008, bul. № 19
- [19] UDC 681.3 O.V. Osadchuck, O.O. Semenova, O.O. Wojciechowska, A.O. Semenov Implementation of ternary logic operations using two-threshold neurons, Vinnytsia National Technical University, NaukPraci VNTU, № 1 (2010): 2010 №1 Sep 2011.
- [20] Yu. Gunchenko, L. Martynovych, K. Tikhonova, D. Slutsky, The concept of construction of devices for ternary logic - Proceedings of the V All-Ukrainian scientific-practical conference Perspective directions of modern electronics, information and computer systems (MEICS-2020) Dnipro, November 25–27, 2020 - pp.93-94.