

# Comparative Performance of CMOS Active Inductor

Darhak Bharatbhai Marvania, Dhruvi Svapnesh Parikh and Dhara P. Patel

EasyChair preprints are intended for rapid dissemination of research results and are integrated with the rest of EasyChair.

March 24, 2021

# **Comparative Performance of CMOS Active Inductor**

Darshak B. Marvania<sup>1[0000-0001-5020-8799]</sup> and Dhruvi S. Parikh<sup>2[0000-0002-5160-9866]</sup> and Dhara P. Patel<sup>3[0000-0002-2125-7599]</sup>

<sup>1</sup> Charotar University of Science and Technology, Changa, Anand, India

<sup>2</sup> Charotar University of Science and Technology, Changa, Nadiad, India

<sup>3</sup> Charotar University of Science and Technology, Changa, Vadodara, India

marvania99@gmail.com
dhruvi.parikh98@gmail.com
dharapatel.ec@charusat.ac.in

**Abstract.** In this work, a Gyrator-C based CMOS active inductor is designed using 180nm and 90nm CMOS technology. Moving from 180nm to 90nm technology will diminish the cost of the system and provide more functionalities. The nominated circuit is designed using a three-stage Common Source (CS) configuration, and the resemblance is made with the recent work. From the simulation results, it is monitored that the maximum quality factor ( $Q_{max}$ ) lifts, and the area sinks as we wane the technology. The consequences depict the  $Q_{max}$  of 311 at 478.63MHz and an area of 216.04µm<sup>2</sup> for 180nm technology. Whereas, the ensue for 90nm technology gives the  $Q_{max}$  of 659 at 10.96GHz and an area of 68.73 µm<sup>2</sup>.

**Keywords:** Active Inductor (AI), Area, CMOS, Gyrator – C, Quality Factor (Q).

### 1 Introduction

Inductors are the heart of wireless communication and RF integrated systems [1], [2]. It plays an integral role in designing of Voltage Control Oscillator (VCO), Low Noise Amplifier (LNA), Impedance matching and gain boosting in wireless transceivers, bandwidth improvement in broadband data communication over the wire and optical channels. Generally, passive inductors are off-chip discrete components. However, the off-chip inductors have convinced obstructions of providing the limited bandwidth, reduce the reliability, and increase the outlay of the system by consuming more silicon area [3]. In the meantime, the need for a large silicon area to fabricate spiral inductors has also provoked great interest in and intensive research on the synthesis of inductors using active devices. The indispensable recognitions of CMOS Active Inductors (AIs) are less silicon area consumption, high-quality factor, large and tunable inductance value. The most fundamental capability of AIs is compact and broad tuning range [3]. Out of all this, there are few stumbling blocks of AI: poor linearity, higher noise, and less stability. [5], [6]. CMOS AIs is comprehended using varied methodologies in the industry. Mainly, there are two methods to realize the AI circuits: op-amp based realization deals with MHz frequency, whereas; gyrator-C based realization deals with GHz frequency. Quality factor and size are compelling parameters. Common gate (CG) - common source (CS) gyrator-C based AI is discussed in Ref. [4]. Less number of transistors results in the small chip area and low power consumption of the AI circuit, but the higher value of parasitic series resistance and lower value of parallel resistance provide the lower value of the quality factor [6].

Nowadays, the challenging task is to shrink the channel length of CMOS active components. In the proposed work, 180nm and 90nm Conventional AI circuits are considered as shown in Fig.1. The proposed work shows the analogy of AI in 180nm and 90nm Technology. The quality factor upsurge as we reduce the CMOS technology in the frequency range of 10MHz to 100GHz. The peak quality factor for granted work is 311 at 478.63MHz for 180nm and 659 at 10.96GHz for 90nm. Moreover, the area for 180nm layout is 216.04  $\mu$ m<sup>2</sup> whereas, for 90nm layout is 68.73  $\mu$ m<sup>2</sup>.



Fig. 1. Conventional Active Inductor Circuit

Two peculiar technologies are being implemented in the paper. In the first one, the AI circuit is being implemented by 180nm technology and the second same AI circuit is being implemented by 90nm technology. Both the technologies are being compared based on inductance value (L), Quality factor (Q), power dissipation (P<sub>diss</sub>), silicon area, Monte Carlo analysis and PVT analysis.

# 2 Small Signal Model

The simplified small-signal model of Fig.1 is shown in Fig.2.



Fig. 2. Small Signal Model

RF Integrated circuit is being realized using the small signal model in order to know which parameters will affect which component during the simulation in high frequency. The inductance behavior can be seen in the frequency range where the phase is between  $+90^{\circ}$  to  $-90^{\circ}$ . Gyrator-C topology is being shown in Fig. Three and its equivalent passive model is shown in Fig. 4. During the inductor behavior, all the NMOS and PMOS are working in the saturation region. For small-signal model analysis, one assumption is being taken, and that is gate-source capacitance (C<sub>gs</sub>) is much higher than the gate-drain capacitance (C<sub>gd</sub>). The equation gives the input impedance Zin at the input port:

$$Z_{in} = \frac{1}{sC_{gs,nm2}} + \frac{1}{g_{ds,nm1}} + \frac{(sC_{gs,nm1} + g_{ds,pm0})(sC_{gs,pm0} + g_{ds,nm2})}{g_{m,nm1}g_{m,nm2}g_{m,pm0}}$$
(1)

$$Z'_{in} = \frac{sC_{gs,nm1} + g_{ds,pm0}(sC_{gs,pm0} + g_{ds,nm2})}{g_{m,nm1}g_{m,nm2}g_{m,pm0}}$$
(2)

Now, by considering the values  $C_{gs, nm1} \ll C_{gs, pm0} + C_{gs, nm2}$  the other components value can be derived as:

$$L_{eq} = \frac{C_{gs,pm0}(g_{m,pm0} + g_{m,nm2})}{g_{m,nm1}g_{m,nm2}g_{m,pm0}}$$
(3)

$$R_{s} = \frac{g_{ds,nm2}(g_{m,pm0} + g_{m,nm2})}{g_{m,nm1}g_{m,nm2}g_{m,pm0}}$$
(4)

$$C_d = \frac{1}{C_{gs,nm2}} \tag{5}$$

$$R_p = \frac{1}{g_{ds,nm1}} \tag{6}$$



Fig. 3. Gyrator-C realization of Active Inductor [10]



Fig. 4. Equivalent Passive Model [10]

Where,  $L_{eq}$ ,  $R_s$ ,  $C_d$ ,  $R_p$  are equivalent inductors, series resistance, drain capacitance and parallel resistance of the AI circuit. Now from the above equation (3), we can see that the  $C_{gs, pm0}$  can drive  $L_{eq}$ , and so the  $L_{eq}$  value increases. Moreover, the

scale of the transistor and its parasitic capacitance are connected [16]. The parasitic capacitance therefore increases with increasing the transistor size (W/L) [17]. Hence the inductance ( $L_{eq}$ ) increases so the quality factor also gets enhanced.

The quality factor is driven by the Leq and equation is as below:

$$Q = \frac{wL_{eq}}{R_s} \tag{7}$$

The quality factor is one of the essential factors when we deal with applications like Current Control Oscillator (CCO) and bandpass filter. The CMOS transistor impedance divides into resistive and capacitive components due to channel resistance and gate ability. In the present work quality factor is being enhanced by reducing the effect of the series resistance ( $R_s$ ) by pure three-stage common source (CS) circuit.

## **3** Performance of AI

The conventional AI circuit (Fig.1) is being designed in two different technologies, i.e., 180nm and 90nm CMOS technology. In the proposed circuit two stages are being considered where one stage gives negative transconductance, and another stage provides positive transconductance as shown in Fig.5 for 180nm and 90nm CMOS technology.



The data shown in table 1 is chosen in such a manner that all the transistor should be in the saturation region.

| Parameters    | 180nm  |      |      | 90nm   |     |     |     |     |
|---------------|--------|------|------|--------|-----|-----|-----|-----|
| $V_{dd}$ (V)  | 1.8    |      |      |        | 1.1 |     |     |     |
| Length (L)    | 180nm  |      |      | 90nm   |     |     |     |     |
| Width (w)     | nm0    | nm1  | nm2  | pm0    | nm0 | nm1 | nm2 | pm0 |
|               | 2.8u   | 2.8u | 2.8u | 5u     | 4u  | 4u  | 4u  | 4u  |
| Capacitor (c) | 100f F |      |      | 500a F |     |     |     |     |
| $I_2$         | 200u A |      |      | 150u A |     |     |     |     |
| $I_3$         | 25u A  |      |      | 100u A |     |     |     |     |

Table 1. Proposed circuit transistor data for 180nm and 90nm CMOS technology

The Need of migrating from 180nm to 90nm technology is to lessen the feature size of the transistor. The minimal feature size means that during the fabrication process of a transistor, how closely can the transistors be placed on a chip to be used for various purposes. The paltrier the size is, the enormous number of transistors can be assembled on the chip. The number 180nm and 90nm serve the minimum channel length that will be used in fabrication. Also, these numbers are not aimlessly authorized but decided by dividing the previous number by square root of 2 (2 because it is neither too small nor too big). Different technologies are being used today, and the transistor size is shrinking day-by-day to lower the cost of production of a chip as smaller the chip, cheaper is to make it. In the year 2020, the technology has come down to 4nm (approx.). The layout of 180nm technology shown in Fig. 6 and 90nm shown in Fig. 7.



Fig. 6. Layout of AI for 180nm CMOS Technology (216.04µm<sup>2</sup>)



Fig. 7. Layout of AI for 90nm CMOS Technology (68.73  $\mu m^2)$ 

# 4 Simulation Results

Table 2 shows the comparison of both the 180nm and 90nm AI circuit. When we shrink the technology from 180nm to 90nm performance of the AI enhances the quality factor, power dissipation, area. From the impedance plot (Zin) and phase plot, we can retrieve the quality factor of the AI circuit. A quality factor of AI quantifies the

ratio of the net magnetic energy stored in the inductor to its ohmic loss in one oscillation cycle. Higher the quality factor, lower the resistive term and better-storing capacity. The comparison table of 180nm and 90nm technology are as follows:

| Parameters       | 180nm                                                                      |                    | 90nm                                                                             |                  |  |
|------------------|----------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------|------------------|--|
| L (nH)           | 348 - 3051                                                                 |                    | 40 - 347                                                                         |                  |  |
| Q <sub>max</sub> | 311 at 478.63MHz                                                           |                    | 659 at 10.96GHz                                                                  |                  |  |
| $P_{diss}$ (mW)  | 0.784                                                                      |                    | 0.283                                                                            |                  |  |
| Area (μm²)       | 216.04                                                                     |                    | 68.73                                                                            |                  |  |
| Monte Carlo      | 50 iterations<br>Min: Z <sub>in</sub> : 7140<br>Max: Z <sub>in</sub> : 945 | Ω(<br>Ω0           | 50 iterations<br>Min: $Z_{in}$ : 7000 $\Omega$<br>Max: $Z_{in}$ : 12100 $\Omega$ |                  |  |
| PVT              | Typical Value<br>(P: NN, V: 1.8                                            | es<br>8V, T: 27ºC) | Typical Values<br>(P: NN, V: 1.1V, T: 27°C)                                      |                  |  |
|                  | Process                                                                    | $Z_{in}(\Omega)$   | Process                                                                          | $Z_{in}(\Omega)$ |  |
|                  | FF                                                                         | 51600              | FF                                                                               | 4030             |  |
|                  | NN                                                                         | 70300              | NN                                                                               | 9510             |  |
|                  | SS                                                                         | 32500              | SS                                                                               | 19400            |  |
|                  | Voltage<br>(V)                                                             | $Z_{in}(\Omega)$   | Voltage<br>(V)                                                                   | $Z_{in}(\Omega)$ |  |
|                  | 1.7                                                                        | 59700              | 1.7                                                                              | 8710             |  |
|                  | 1.8                                                                        | 70300              | 1.8                                                                              | 9510             |  |
|                  | 1.9                                                                        | 81400              | 1.9                                                                              | 6330             |  |
|                  | Temp. (°C)                                                                 | $Z_{in}(\Omega)$   | Temp. (°C)                                                                       | $Z_{in}(\Omega)$ |  |
|                  | -20                                                                        | 34400              | -20                                                                              | 5050             |  |
|                  | 27                                                                         | 70300              | 27                                                                               | 9510             |  |
|                  | 74                                                                         | 70300              | 74                                                                               | 32100            |  |

Table 2. Comparison of AI circuit for 180nm and 90nm Technology

The functional equation for calculation of Quality factor is given by:

$$Q = \frac{Im(Z_{in})}{Re(Z_{in})}$$

From table 2, we can also see that when we shrink the technology, the range of inductance we get also reduced. In contraction to that, we get an enhancement in quality factor, area, power dissipation which can be very useful to use to make more compact applications.

The  $Z_{in}$  Plot of 180nm and 90nm technology are shown in Fig. 8 and Fig. 9, respectively.

(8)



Fig. 8. Amplitude plot of AI circuit for 180nm CMOS Technology



Fig. 9. Amplitude plot of AI circuit for 90nm CMOS Technology

## 5 Conclusion

The proposed circuit gives us the highest quality factor with lower  $V_{dd}$ , high L, low  $P_{diss}$ , more excellent inductive frequency range.

The comparison with Ref. [11], [12], [13] is being shown in table 3 for 90nm technology.

#### Table 3. Comparison of Active Inductor

| Parameters       | Ref. [11]   | Ref. [12] | Ref. [13]   | This work |
|------------------|-------------|-----------|-------------|-----------|
| L(nH)            | 6.83 – 11.7 | 1.9       | 25.7 - 180  | 40 - 347  |
| $V_{dd}(V)$      | 1.2         | 1.2       | 1.8         | 1.1       |
| $P_{diss}(mW)$   | 22.5        | 6.4       | 0.99        | 0.283     |
| Q <sub>max</sub> | 240         | 38.8      | 341         | 659       |
| Freq. (GHz)      | 2.4 - 5.35  | 3.5       | 0.79 - 2.69 | 1 - 7.58  |
| Area (μm²)       | -           | -         | -           | 68.73     |

The present work with a better-quality factor is being used in the application like temperature sensor where the sub-threshold proportional-to-absolute-temperature current element strives the Current Control Oscillator (CCO).

#### References

- P. H. Woerlee, "RF-CMOS Performance Trends", IEEE Transaction on Electron Devices, Vol. 48, No. 8, August 2001.
- P. I. Mak and R. P. Martins, "High-/Mixed-Voltage RF and Analog CMOS Circuits Come of Age", IEEE Circuits and Systems Magazine, Vol. 10, No. 4, 2010.
- Dhara P Patel, Shruti Oza-Rahurkar, "CMOS Active Inductor/Resonator Based Voltage Controlled Oscillator", Recent Advances in Electrical Electronic Engineering (Formerly Recent Patents on Electrical Electronic Engineering), Vol. 12, No. 6, 2019.
- 4. Mustafa Konal and Firat Kacar, "MOS Only Grounded Active Inductor Circuits and Their Filter Applications", Journal of Circuits, Systems, and Computers, Vol. 26, No. 6, 2017.
- Sehmi Saad, Mongia Mhiri, Aymen Ben Hammadia and Kamel Besbes, "A new lowpower, high-Q, wide tunable CMOS active inductor for RF applications", IETE Journal of Research, Vol. 62, No. 2, 2016.
- Dhara P Patel, Shruti Oza-Rahurkar, "Tunable CMOS Active Inductor Using Widlar Current Source", Journal of Circuits, Systems and Computers, Vol. 28, No. 2, 2019.
- 7. Dhara Pinkesh Patel, "CMOS Active Inductor and Its Applications", Electromechanical Devices and Machines, Intech Open, 2019.
- 8. Dhara P Patel, Shruti Oza, "CMOS Active Inductor: A Technical Review", International Journal of Applied Engineering Research, Vol. 13, No. 11, 2011.
- Divya Akella Kamakshi, Aatmesh Shrivastava and Benton H. Calhoun, "A 0.2 V, 23 nW CMOS Temperature Sensor for Ultra-Low-Power IoT Applications", Journal of Low Power Electronics and Applications, DOI:10.3390/jlpea6020010, 2016.

- F. Yuan, "CMOS Active Inductors and Transformers Principle, Implementation and Applications" (Springer Science and Business Media, New York, 2008).
- Mohamed A. Y. Abdalla, Khoman Phang, G.V. Eleftheriades, "Printed and integrated CMOS positive/negative refractive-index phase shifters using tunable active inductors", IEEE Transactions on Microwave Theory and Techniques, Vol.55, No. 8,2007.
- 12. Abdulhakim Ahmed, Jim Wight,"6.7 GHz high-Q active inductor design using parasitic cancellation with process variation control", Electronics Letters, Vol.46, No.7,2010.
- L. Bharath, D. Anila, C. N. Ajay, B. Shravani, Amit Jain, "A Wide Band, Low-Power Grounded Active Inductor with High Q Factor for RF Applications", International Conference on Communication, Computing and Electronics Systems, DOI: https://doi.org/10.1007/978-981-15-2612- 1-52, 2020.
- Divyesh Sachan, Manish Goswami, Prasanna Kumar Misra, "A high-Q floating active inductor using 130 nm BiCMOS technology and its application in IF band pass filter", Analog Integrated Circuits and Signal Processing, DOI: https://doi.org/10.1007/s10470-018-1196-3, 2018.
- Omar Faruqe, Md. M. M. Saikat, Md. A. K. Bulbul, Md. Tawfiq Amin, "Comparative analysis and simulation of active inductors for RF applications in 90 nm CMOS.", 3rd International Conference on Electrical Information and Communication Technology (EICT), DOI:10.1109/EICT.2017.8275233, 2017.
- Barnett R, Lazar S, Jin Liu. "Design of multistage rectifiers with low-cost impedance matching for passive RFID tags", IEEE radio frequency integrated circuits symposium; 2006. p. 257e60.
- Cansiz, Mustafa & Altinel, Dogay & Karabulut Kurt, Gunes, "Efficiency in RF energy harvesting systems: A comprehensive review Energy", 2019, DOI:174. 10.1016/j.energy.2019.02.100.