Download PDFOpen PDF in browser

Industrial Temporal Logic Specifications for Falsification of Cyber-Physical Systems

8 pagesPublished: September 26, 2020

Abstract

In this benchmark proposal, we present a set of large specifications stated in Signal Temporal Logic (STL) intended for use in falsification of Cyber-Physical Systems. The main purpose of the benchmark is for tools that monitor STL specifications to be able to test their performance on complex specifications that have structure similar to industrial specifications. The benchmark itself is a Git repository which will therefore be updated over time, and new specifications can be added. At the time of submission, the repository contains a total of seven Simulink requirement models, resulting in 17 generated STL specifications.

Keyphrases: Cyber-Physical Systems, falsification, Signal Temporal Logic, Specifications

In: Goran Frehse and Matthias Althoff (editors). ARCH20. 7th International Workshop on Applied Verification of Continuous and Hybrid Systems (ARCH20), vol 74, pages 267--274

Links:
BibTeX entry
@inproceedings{ARCH20:Industrial_Temporal_Logic_Specifications,
  author    = {Johan Lid\textbackslash{}'en Eddeland and Alexandre Donz\textbackslash{}'e and Sajed Miremadi and Knut \textbackslash{}r\{A\}kesson},
  title     = {Industrial Temporal Logic Specifications for Falsification of Cyber-Physical Systems},
  booktitle = {ARCH20. 7th International Workshop on Applied Verification of Continuous and Hybrid Systems (ARCH20)},
  editor    = {Goran Frehse and Matthias Althoff},
  series    = {EPiC Series in Computing},
  volume    = {74},
  pages     = {267--274},
  year      = {2020},
  publisher = {EasyChair},
  bibsource = {EasyChair, https://easychair.org},
  issn      = {2398-7340},
  url       = {https://easychair.org/publications/paper/vfmh},
  doi       = {10.29007/r74f}}
Download PDFOpen PDF in browser